2018-07-28 14:33:15 -04:00
|
|
|
#include <string.h>
|
2020-03-03 00:13:17 -05:00
|
|
|
#include <math.h>
|
2018-07-28 14:33:15 -04:00
|
|
|
|
|
|
|
#include "freertos/FreeRTOS.h"
|
|
|
|
#include "freertos/task.h"
|
2020-01-01 23:32:16 -05:00
|
|
|
#include "freertos/queue.h"
|
2018-07-28 14:33:15 -04:00
|
|
|
|
|
|
|
#include "esp_log.h"
|
|
|
|
#include "esp_heap_caps.h"
|
|
|
|
#include "driver/gpio.h"
|
|
|
|
#include "driver/spi_common.h"
|
|
|
|
#include "driver/spi_master.h"
|
|
|
|
|
|
|
|
#include "esp32-lora.h"
|
|
|
|
|
|
|
|
#define READ_REG 0x7F
|
|
|
|
#define WRITE_REG 0x80
|
|
|
|
|
|
|
|
#define PIN_NUM_MISO 19
|
|
|
|
#define PIN_NUM_MOSI 27
|
|
|
|
#define PIN_NUM_CLK 5
|
|
|
|
|
|
|
|
#define PA_OUTPUT_RFO_PIN 0
|
|
|
|
#define PA_OUTPUT_PA_BOOST_PIN 1
|
|
|
|
|
|
|
|
const long long frequencies[] = { 433e+6, 866e+6, 915e+6 };
|
2020-04-30 12:47:00 -04:00
|
|
|
const long bandwidths[] = { 7.8e3, 10.4e3, 15.6e3, 20.8e3, 31.25e3, 41.7e3, 62.5e3, 125e3, 250e3, 500e3 };
|
2018-07-28 14:33:15 -04:00
|
|
|
|
|
|
|
const char *TAG = "LoRa32";
|
|
|
|
|
|
|
|
lora32_cfg_t lora32_create() {
|
|
|
|
static spi_device_handle_t spi;
|
|
|
|
|
|
|
|
return (lora32_cfg_t){
|
2020-03-03 00:08:25 -05:00
|
|
|
.bandwidth = B125,
|
2018-07-28 14:33:15 -04:00
|
|
|
.codingRate = DEFAULT_CR,
|
|
|
|
.dio0 = CONFIG_LORA32_DIO0_PIN,
|
|
|
|
.implicitHeader = false,
|
|
|
|
.nss = CONFIG_LORA32_NSS_PIN,
|
|
|
|
.reset = CONFIG_LORA32_RESET_PIN,
|
2020-02-29 18:56:47 -05:00
|
|
|
.frequency = 915000000,
|
2018-07-28 14:33:15 -04:00
|
|
|
.preamble = DEFAULT_PREAMBLE,
|
|
|
|
.spreadingFactor = DEFAULT_SF,
|
|
|
|
.spi = spi,
|
|
|
|
.receive = NULL,
|
|
|
|
.useCRC = false,
|
|
|
|
.fifoIdx = 0
|
|
|
|
};
|
|
|
|
}
|
|
|
|
|
|
|
|
void lora32_send_cmd(lora32_cfg_t lora, uint8_t cmd, uint8_t value, uint8_t len, uint8_t *rx_buffer) {
|
|
|
|
uint8_t tx_buffer[2];
|
|
|
|
|
|
|
|
tx_buffer[0] = cmd;
|
|
|
|
tx_buffer[1] = value;
|
|
|
|
|
|
|
|
spi_transaction_t t;
|
|
|
|
memset(&t, 0, sizeof(t));
|
|
|
|
t.length = 8 * len;
|
|
|
|
t.rxlength = 8 * len;
|
|
|
|
t.tx_buffer = &tx_buffer;
|
|
|
|
t.rx_buffer = rx_buffer;
|
|
|
|
|
|
|
|
ESP_ERROR_CHECK(spi_device_transmit(lora.spi, &t));
|
|
|
|
|
|
|
|
//ESP_LOGI(TAG, "send_cmd rx_data: 0x%2X 0x%2X", rx_buffer[0], rx_buffer[1]);
|
|
|
|
}
|
|
|
|
|
|
|
|
uint8_t lora32_read_reg(lora32_cfg_t *lora, uint8_t address) {
|
|
|
|
spi_transaction_t t;
|
|
|
|
memset(&t, 0, sizeof(spi_transaction_t));
|
|
|
|
|
|
|
|
t.length = 16;
|
|
|
|
t.flags = SPI_TRANS_USE_TXDATA | SPI_TRANS_USE_RXDATA;
|
|
|
|
t.tx_data[0] = address & READ_REG;
|
|
|
|
t.tx_data[1] = 0x00;
|
|
|
|
|
|
|
|
ESP_ERROR_CHECK(spi_device_transmit(lora->spi, &t));
|
|
|
|
|
2020-02-22 11:34:26 -05:00
|
|
|
ESP_LOGV(TAG, "<%2X<%2X", address, t.rx_data[1]);
|
2018-07-28 14:33:15 -04:00
|
|
|
|
|
|
|
return t.rx_data[1];
|
|
|
|
}
|
|
|
|
|
|
|
|
void lora32_write_reg(lora32_cfg_t *lora, uint8_t address, uint8_t value) {
|
|
|
|
spi_device_handle_t spi = lora->spi;
|
|
|
|
|
|
|
|
spi_transaction_t t;
|
|
|
|
memset(&t, 0, sizeof(spi_transaction_t));
|
|
|
|
|
2020-02-22 11:34:26 -05:00
|
|
|
ESP_LOGV(TAG, ">%2X>%2X", address, value);
|
2018-07-28 14:33:15 -04:00
|
|
|
|
|
|
|
t.length = 16;
|
|
|
|
t.flags = SPI_TRANS_USE_TXDATA;
|
|
|
|
t.tx_data[0] = address | WRITE_REG;
|
|
|
|
t.tx_data[1] = value;
|
|
|
|
|
|
|
|
ESP_ERROR_CHECK(spi_device_transmit(spi, &t));
|
|
|
|
};
|
|
|
|
|
2020-03-03 00:13:17 -05:00
|
|
|
double lora32_calc_datarate(lora32_cfg_t *lora) {
|
|
|
|
double cr = (4.0 / (long)lora->codingRate);
|
|
|
|
double sf = pow(2, lora->spreadingFactor);
|
|
|
|
double c2 = sf / bandwidths[lora->bandwidth];
|
|
|
|
ESP_LOGI(TAG, "codingRate: %d cr: %f sf: %f c2: %f", lora->codingRate, cr, sf, c2);
|
|
|
|
|
|
|
|
return lora->spreadingFactor * cr / c2 * 1000;
|
|
|
|
}
|
|
|
|
|
2018-07-28 14:33:15 -04:00
|
|
|
void lora23_set_explicit_header(lora32_cfg_t *lora) {
|
|
|
|
lora->implicitHeader = false;
|
|
|
|
|
|
|
|
lora32_write_reg(lora, REG_MODEM_CONFIG_1, lora32_read_reg(lora, REG_MODEM_CONFIG_1) & 0xFE);
|
|
|
|
}
|
|
|
|
|
|
|
|
void lora23_set_implicit_header(lora32_cfg_t *lora) {
|
|
|
|
lora->implicitHeader = true;
|
|
|
|
|
|
|
|
lora32_write_reg(lora, REG_MODEM_CONFIG_1, lora32_read_reg(lora, REG_MODEM_CONFIG_1) | 0x01);
|
|
|
|
}
|
|
|
|
|
|
|
|
void lora32_idle(lora32_cfg_t *lora) {
|
2020-02-22 14:07:02 -05:00
|
|
|
ESP_LOGD(TAG, "MODE_STANDBY");
|
|
|
|
|
2018-07-28 14:33:15 -04:00
|
|
|
lora32_write_reg(lora, REG_OP_MODE, MODE_LONG_RANGE_MODE | MODE_STANDBY);
|
|
|
|
}
|
|
|
|
|
|
|
|
void lora32_sleep(lora32_cfg_t *lora) {
|
2020-02-22 14:07:02 -05:00
|
|
|
ESP_LOGD(TAG, "MODE_SLEEP");
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-22 14:07:02 -05:00
|
|
|
lora32_write_reg(lora, REG_OP_MODE, MODE_LONG_RANGE_MODE | MODE_SLEEP);
|
2018-07-28 14:33:15 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
void lora32_enable_tx(lora32_cfg_t *lora) {
|
|
|
|
lora32_idle(lora);
|
|
|
|
|
|
|
|
if(lora->implicitHeader)
|
|
|
|
lora23_set_implicit_header(lora);
|
|
|
|
else
|
|
|
|
lora23_set_explicit_header(lora);
|
|
|
|
|
|
|
|
// zero out receive buffer
|
|
|
|
lora32_write_reg(lora, REG_FIFO_ADDR_PTR, 0);
|
|
|
|
lora32_write_reg(lora, REG_PAYLOAD_LENGTH, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
void lora32_send(lora32_cfg_t *lora, uint8_t *data, uint8_t len) {
|
2020-02-22 10:54:14 -05:00
|
|
|
lora32_write_reg(lora, REG_DIO_MAPPING_1, DIO0_MODE_TXDONE);
|
|
|
|
|
2018-07-28 14:33:15 -04:00
|
|
|
lora32_enable_tx(lora);
|
|
|
|
|
|
|
|
uint8_t i = 0;
|
|
|
|
for(; (i < len && i < MAX_PKT_LENGTH); i++)
|
|
|
|
lora32_write_reg(lora, REG_FIFO, data[i]);
|
|
|
|
|
|
|
|
lora32_write_reg(lora, REG_PAYLOAD_LENGTH, len);
|
|
|
|
|
|
|
|
lora32_write_reg(lora, REG_OP_MODE, MODE_LONG_RANGE_MODE | MODE_TX);
|
|
|
|
}
|
|
|
|
|
|
|
|
void lora32_set_frequency(lora32_cfg_t *lora, long frequency) {
|
2020-04-30 12:47:00 -04:00
|
|
|
ESP_LOGI(TAG, "lora32_set_frequency: %lu", frequency);
|
2018-07-28 14:33:15 -04:00
|
|
|
uint64_t frf = ((uint64_t)frequency << 19) / 32000000;
|
|
|
|
|
|
|
|
ESP_LOGI(TAG, "REG_FRF_MSB: 0x%2X", (uint8_t)(frf >> 16));
|
|
|
|
ESP_LOGI(TAG, "REG_FRF_MID: 0x%2X", (uint8_t)(frf >> 8));
|
|
|
|
ESP_LOGI(TAG, "REG_FRF_LSB: 0x%2X", (uint8_t)(frf >> 0));
|
|
|
|
|
2020-04-16 23:57:50 -04:00
|
|
|
lora32_write_reg(lora, REG_FRF_MSB, (uint8_t)(frf >> 16));
|
|
|
|
lora32_write_reg(lora, REG_FRF_MID, (uint8_t)(frf >> 8));
|
|
|
|
lora32_write_reg(lora, REG_FRF_LSB, (uint8_t)(frf >> 0));
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-11 22:58:11 -05:00
|
|
|
ESP_LOGD(TAG, "REG_FRF_MSB: 0x%2X", lora32_read_reg(lora, REG_FRF_MSB));
|
|
|
|
ESP_LOGD(TAG, "REG_FRF_MID: 0x%2X", lora32_read_reg(lora, REG_FRF_MID));
|
|
|
|
ESP_LOGD(TAG, "REG_FRF_LSB: 0x%2X", lora32_read_reg(lora, REG_FRF_LSB));
|
2018-07-28 14:33:15 -04:00
|
|
|
}
|
|
|
|
|
2020-04-16 23:57:50 -04:00
|
|
|
void lora32_set_ocp(lora32_cfg_t *lora, uint8_t ma) {
|
|
|
|
}
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-04-16 23:57:50 -04:00
|
|
|
void lora32_set_tx_power(lora32_cfg_t *lora, uint8_t level, uint8_t output) {
|
2018-07-28 14:33:15 -04:00
|
|
|
if(output == PA_OUTPUT_RFO_PIN) {
|
|
|
|
if(level > 14) level = 14;
|
|
|
|
|
|
|
|
lora32_write_reg(lora, REG_PA_CONFIG, 0x70 | level);
|
|
|
|
} else {
|
2020-04-16 23:57:50 -04:00
|
|
|
if(level > 17) {
|
|
|
|
// cap power level to 20
|
|
|
|
if(level > 20) level = 20;
|
|
|
|
|
|
|
|
level -= 3;
|
|
|
|
|
|
|
|
lora32_write_reg(lora, REG_PA_DAC, 0x07);
|
|
|
|
// TODO: set over current protection
|
|
|
|
} else {
|
|
|
|
if(level < 2) level = 2;
|
|
|
|
|
|
|
|
lora32_write_reg(lora, REG_PA_DAC, 0x04);
|
|
|
|
// TODO: set over current protection
|
|
|
|
}
|
2018-07-28 14:33:15 -04:00
|
|
|
|
|
|
|
lora32_write_reg(lora, REG_PA_CONFIG, PA_BOOST | (level - 2));
|
|
|
|
}
|
|
|
|
|
2020-04-16 23:57:50 -04:00
|
|
|
ESP_LOGI(TAG, "set_tx_power(%d, %d)", level, output);
|
|
|
|
|
2020-02-11 22:58:11 -05:00
|
|
|
ESP_LOGD(TAG, "REG_PA_CONFIG: 0x%2X", lora32_read_reg(lora, REG_PA_CONFIG));
|
2018-07-28 14:33:15 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
uint8_t lora32_data_available(lora32_cfg_t *lora) {
|
|
|
|
return lora32_read_reg(lora, REG_RX_NB_BYTES) - lora->fifoIdx;
|
|
|
|
}
|
|
|
|
|
2020-02-21 01:04:10 -05:00
|
|
|
void lora32_dump_regs(lora32_cfg_t *lora) {
|
2020-02-27 11:18:23 -05:00
|
|
|
uint8_t i;
|
2020-02-21 01:04:10 -05:00
|
|
|
char endline[17] = {0};
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-27 11:18:23 -05:00
|
|
|
printf(" ");
|
|
|
|
|
|
|
|
for(i = 0; i < 16; i++)
|
|
|
|
printf(" %X%s", i, (i % 2 == 1 ? " " : ""));
|
|
|
|
printf("\n");
|
|
|
|
|
|
|
|
for(i = 0; i < 127; i++) {
|
2020-02-21 01:04:10 -05:00
|
|
|
if(i % 16 == 0)
|
|
|
|
printf("0x%02X: ", i);
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-21 01:04:10 -05:00
|
|
|
char c = lora32_read_reg(lora, i);
|
|
|
|
endline[i % 16] = (c >= 32 ? c : '.');
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-21 01:04:10 -05:00
|
|
|
printf("%02X%s", c, i % 2 == 1 ? " " : "");
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-21 01:04:10 -05:00
|
|
|
if(i % 16 == 15)
|
|
|
|
printf(" %s\n", endline);
|
2018-07-28 14:33:15 -04:00
|
|
|
}
|
|
|
|
|
2020-02-21 01:04:10 -05:00
|
|
|
printf("\n");
|
2018-07-28 14:33:15 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
void lora32_toggle_reset(lora32_cfg_t *config) {
|
|
|
|
// toggle reset (L/H)
|
|
|
|
ESP_LOGI(TAG, "Toggling reset pin %d", config->reset);
|
|
|
|
|
|
|
|
gpio_set_level(config->reset, 0);
|
|
|
|
vTaskDelay(100 / portTICK_PERIOD_MS); // requires 100us
|
|
|
|
|
|
|
|
gpio_set_level(config->reset, 1);
|
|
|
|
vTaskDelay(100 / portTICK_PERIOD_MS); // 5ms before available
|
|
|
|
}
|
|
|
|
|
2020-04-30 12:47:00 -04:00
|
|
|
uint8_t lora32_get_spreadingfactor(lora32_cfg_t *lora) {
|
|
|
|
return (lora32_read_reg(lora, REG_MODEM_CONFIG_2) >> 4);
|
|
|
|
}
|
|
|
|
|
2018-07-28 14:33:15 -04:00
|
|
|
void lora32_set_spreadfactor(lora32_cfg_t *lora, uint8_t factor) {
|
|
|
|
if(factor <= 6) {
|
|
|
|
factor = 6;
|
|
|
|
|
|
|
|
lora32_write_reg(lora, REG_DETECTION_OPTIMIZE, DETECT_OPT_SF6);
|
|
|
|
lora32_write_reg(lora, REG_DETECTION_THRESHOLD, DETECT_THRES_SF6);
|
|
|
|
} else {
|
|
|
|
if(factor > 12) factor = 12;
|
|
|
|
|
|
|
|
lora32_write_reg(lora, REG_DETECTION_OPTIMIZE, DETECT_OPT_OTHER);
|
|
|
|
lora32_write_reg(lora, REG_DETECTION_THRESHOLD, DETECT_THRES_OTHER);
|
|
|
|
}
|
|
|
|
|
2020-02-26 10:43:00 -05:00
|
|
|
ESP_LOGI(TAG, "lora32_set_spreadfactor: %d", factor);
|
|
|
|
|
2018-07-28 14:33:15 -04:00
|
|
|
lora32_write_reg(lora, REG_MODEM_CONFIG_2, (lora32_read_reg(lora, REG_MODEM_CONFIG_2) & 0x0F) | ((factor << 4) & 0xF0));
|
|
|
|
}
|
|
|
|
|
2020-02-21 01:16:06 -05:00
|
|
|
void lora32_enable_continuous_rx(lora32_cfg_t *lora) {
|
2020-02-22 14:07:02 -05:00
|
|
|
ESP_LOGD(TAG, "MODE_RX_CONTINUOUS");
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-21 11:55:23 -05:00
|
|
|
if(lora->receive != NULL) {
|
2020-02-21 12:14:26 -05:00
|
|
|
lora32_write_reg(lora, REG_DIO_MAPPING_1, DIO0_MODE_RXDONE);
|
2020-02-21 11:55:23 -05:00
|
|
|
}
|
|
|
|
|
2018-07-28 14:33:15 -04:00
|
|
|
lora32_write_reg(lora, REG_OP_MODE, MODE_LONG_RANGE_MODE | MODE_RX_CONTINUOUS);
|
|
|
|
}
|
|
|
|
|
2020-02-22 11:56:41 -05:00
|
|
|
void lora32_enable_cad(lora32_cfg_t *lora) {
|
|
|
|
if((lora->cad_done != NULL) | (lora->cad_detected != NULL)) {
|
|
|
|
ESP_LOGD(TAG, "Setting DIO0 to CAD Detect");
|
|
|
|
|
|
|
|
lora32_write_reg(lora, REG_DIO_MAPPING_1, DIO0_MODE_CADDET);
|
|
|
|
}
|
|
|
|
|
2020-02-22 14:07:02 -05:00
|
|
|
ESP_LOGD(TAG, "MODE_CAD_DETECT");
|
2020-02-22 11:56:41 -05:00
|
|
|
|
|
|
|
lora32_write_reg(lora, REG_OP_MODE, MODE_LONG_RANGE_MODE | MODE_CAD_DETECT);
|
|
|
|
}
|
|
|
|
|
2020-04-30 12:47:00 -04:00
|
|
|
long lora32_get_bandwidth(lora32_cfg_t *lora) {
|
|
|
|
uint8_t bw = (lora32_read_reg(lora, REG_MODEM_CONFIG_1) >> 4);
|
|
|
|
ESP_LOGI(TAG, "lora32_get_bandwidth: %d", bw);
|
|
|
|
|
|
|
|
if(bw > 9) return -1;
|
|
|
|
|
|
|
|
ESP_LOGI(TAG, "lora32_get_bandwidth: %ld", bandwidths[bw]);
|
|
|
|
|
|
|
|
return bandwidths[bw];
|
|
|
|
}
|
|
|
|
|
|
|
|
void lora32_set_ldo_flag(lora32_cfg_t *lora) {
|
|
|
|
long symbolDuration = 1000 / (lora32_get_bandwidth(lora) / (1L << lora32_get_spreadingfactor(lora)));
|
2020-02-27 11:18:53 -05:00
|
|
|
|
2020-04-30 12:47:00 -04:00
|
|
|
ESP_LOGI(TAG, "symbolDuration: %ld", symbolDuration);
|
|
|
|
|
|
|
|
bool ldoOn = symbolDuration > 16;
|
|
|
|
ESP_LOGI(TAG, "ldoOn: %d", ldoOn);
|
|
|
|
|
|
|
|
uint8_t modem_config_3 = lora32_read_reg(lora, REG_MODEM_CONFIG_3);
|
|
|
|
ESP_LOGI(TAG, "modem_config_3: %d", modem_config_3);
|
|
|
|
modem_config_3 |= ldoOn << 3;
|
|
|
|
ESP_LOGI(TAG, "modem_config_3: %d", modem_config_3);
|
|
|
|
lora32_write_reg(lora, REG_MODEM_CONFIG_3, modem_config_3);
|
|
|
|
}
|
|
|
|
|
|
|
|
void lora32_set_bandwidth(lora32_cfg_t *lora, uint8_t bw) {
|
2020-02-27 11:18:53 -05:00
|
|
|
ESP_LOGI(TAG, "lora32_set_bandwidth: %d", bw);
|
|
|
|
|
2020-04-30 12:47:00 -04:00
|
|
|
uint8_t modem_config_1 = lora32_read_reg(lora, REG_MODEM_CONFIG_1);
|
2020-02-27 11:18:53 -05:00
|
|
|
lora32_write_reg(lora, REG_MODEM_CONFIG_1, (modem_config_1 & 0x0F) | (bw << 4));
|
2020-04-30 12:47:00 -04:00
|
|
|
|
|
|
|
lora32_set_ldo_flag(lora);
|
2020-02-27 11:18:53 -05:00
|
|
|
}
|
|
|
|
|
2020-02-26 10:46:39 -05:00
|
|
|
void lora32_set_coding_rate(lora32_cfg_t *lora, uint8_t cr) {
|
|
|
|
if(cr < 5) cr = 5;
|
|
|
|
else if(cr > 8) cr = 8;
|
2018-07-29 17:00:59 -04:00
|
|
|
|
2020-02-26 10:46:39 -05:00
|
|
|
cr = cr - 4;
|
2018-07-29 17:00:59 -04:00
|
|
|
|
2020-02-26 10:46:39 -05:00
|
|
|
ESP_LOGI(TAG, "lora32_set_coding_rate: %d", cr + 4);
|
2020-02-26 10:43:35 -05:00
|
|
|
|
2018-07-29 17:00:59 -04:00
|
|
|
lora32_write_reg(lora, REG_MODEM_CONFIG_1, (lora32_read_reg(lora, REG_MODEM_CONFIG_1) & 0xF1) | (cr << 1));
|
|
|
|
}
|
|
|
|
|
2020-04-16 23:57:50 -04:00
|
|
|
void lora32_set_lna(lora32_cfg_t *lora, uint8_t gain) {
|
|
|
|
// clamp gain values between 0b001 & 0b110
|
|
|
|
// NOTE: don't clamp until full REG_LNA is implmented
|
|
|
|
//if(gain == 0) gain = 1;
|
|
|
|
//else if(gain > 6) gain = 6;
|
|
|
|
|
|
|
|
uint8_t lna = lora32_read_reg(lora, REG_LNA);
|
|
|
|
|
|
|
|
lora32_write_reg(lora, REG_LNA, lna | gain);
|
|
|
|
ESP_LOGI(TAG, "set lna: 0x%2X", lna | gain);
|
|
|
|
}
|
|
|
|
|
2020-02-21 11:59:40 -05:00
|
|
|
static void lora32_handle_receive(lora32_cfg_t *lora) {
|
|
|
|
uint8_t len = lora32_read_reg(lora, (lora->implicitHeader ? REG_PAYLOAD_LENGTH : REG_RX_NB_BYTES));
|
2020-02-21 12:14:42 -05:00
|
|
|
ESP_LOGD(TAG, "lora32_handle_receive packet length: %d", len);
|
2020-02-21 11:59:40 -05:00
|
|
|
|
|
|
|
// TODO: set FIFO address to RX address
|
|
|
|
uint8_t fifo_addr = lora32_read_reg(lora, REG_FIFO_RX_CURRENT_ADDR);
|
2020-02-21 12:14:42 -05:00
|
|
|
ESP_LOGD(TAG, "lora32_handle_receive current FIFO address: %d", fifo_addr);
|
2020-02-21 11:59:40 -05:00
|
|
|
|
|
|
|
lora32_write_reg(lora, REG_FIFO_ADDR_PTR, fifo_addr);
|
|
|
|
|
|
|
|
lora->receive(len);
|
|
|
|
}
|
|
|
|
|
2020-02-21 11:54:01 -05:00
|
|
|
static void IRAM_ATTR lora32_dio0_task(void *arg) {
|
2018-07-28 14:33:15 -04:00
|
|
|
lora32_cfg_t *lora = (lora32_cfg_t*)arg;
|
2020-02-21 01:04:10 -05:00
|
|
|
ESP_LOGD(TAG, "starting DIO0 handler task");
|
2018-07-28 14:33:15 -04:00
|
|
|
|
|
|
|
while(1) {
|
2020-02-21 01:04:10 -05:00
|
|
|
EventBits_t evbits = xEventGroupWaitBits(lora->handle.events, EV_DIO0, pdTRUE, pdFALSE, 5000 / portTICK_PERIOD_MS);
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-21 01:04:10 -05:00
|
|
|
// timed out, loop and continue to wait
|
|
|
|
if(evbits == 0) continue;
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-21 01:04:10 -05:00
|
|
|
ESP_LOGD(TAG, "handling DIO0");
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-21 01:04:10 -05:00
|
|
|
// read IRQ flags
|
|
|
|
uint8_t irqs = lora32_read_reg(lora, REG_IRQ_FLAGS);
|
2020-02-22 11:35:15 -05:00
|
|
|
ESP_LOGD(TAG, "reading irqs: %02X", irqs);
|
2020-02-21 01:04:10 -05:00
|
|
|
// clear IRQ flags
|
|
|
|
ESP_LOGD(TAG, "clearing irqs");
|
|
|
|
lora32_write_reg(lora, REG_IRQ_FLAGS, irqs);
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-22 10:54:14 -05:00
|
|
|
// TODO handle header validation
|
|
|
|
if((irqs & IRQ_RX_DONE) == IRQ_RX_DONE) {
|
2020-02-21 11:59:40 -05:00
|
|
|
lora32_handle_receive(lora);
|
2020-02-21 11:55:01 -05:00
|
|
|
}
|
2020-02-22 10:54:14 -05:00
|
|
|
|
|
|
|
if((irqs & IRQ_TX_DONE) == IRQ_TX_DONE) {
|
|
|
|
if(lora->tx_done != NULL) lora->tx_done();
|
|
|
|
}
|
2020-02-22 11:56:41 -05:00
|
|
|
|
|
|
|
bool cad_detected = false;
|
|
|
|
|
|
|
|
if((irqs & IRQ_CAD_DETECTED) == IRQ_CAD_DETECTED) {
|
|
|
|
// this is for the next clause, CAD Done callback gets true/false
|
|
|
|
cad_detected = true;
|
|
|
|
|
|
|
|
// no need for arg, cad_detected callback is always presummed true
|
|
|
|
if(lora->cad_detected != NULL) lora->cad_detected();
|
|
|
|
}
|
|
|
|
|
|
|
|
if((irqs & IRQ_CAD_DONE) == IRQ_CAD_DONE) {
|
|
|
|
// cad_done gets true/false from above, when activity is detected
|
|
|
|
// these *should* fire at the same time, defaults to false
|
|
|
|
if(lora->cad_done != NULL) lora->cad_done(cad_detected);
|
|
|
|
}
|
2020-02-21 01:04:10 -05:00
|
|
|
}
|
|
|
|
}
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-21 01:04:10 -05:00
|
|
|
void lora32_read_data(lora32_cfg_t *lora, uint8_t *data) {
|
|
|
|
uint8_t i = 0;
|
|
|
|
uint8_t len = lora32_read_reg(lora, (lora->implicitHeader ? REG_PAYLOAD_LENGTH : REG_RX_NB_BYTES));
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-21 01:04:10 -05:00
|
|
|
ESP_LOGI(TAG, "Reading %d bytes", len);
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-21 01:04:10 -05:00
|
|
|
for(i = 0; i < len; i++) {
|
|
|
|
data[i] = lora32_read_reg(lora, REG_FIFO);
|
2018-07-28 14:33:15 -04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void IRAM_ATTR lora32_on_dio0(void *arg) {
|
2020-02-21 01:04:10 -05:00
|
|
|
BaseType_t woken = pdFALSE;
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-02-21 01:04:10 -05:00
|
|
|
xEventGroupSetBitsFromISR(((lora32_cfg_t*)arg)->handle.events, EV_DIO0, &woken);
|
2018-07-28 14:33:15 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
uint8_t lora32_init(lora32_cfg_t *lora) {
|
2020-02-21 01:04:10 -05:00
|
|
|
gpio_config_t io_conf;
|
|
|
|
io_conf.intr_type = GPIO_PIN_INTR_DISABLE;
|
|
|
|
io_conf.mode = GPIO_MODE_OUTPUT;
|
2018-07-28 14:33:15 -04:00
|
|
|
|
|
|
|
io_conf.pin_bit_mask = (1ULL<<lora->reset)|(1ULL<<lora->nss);
|
|
|
|
io_conf.pull_down_en = 0;
|
|
|
|
io_conf.pull_up_en = 0;
|
|
|
|
gpio_config(&io_conf);
|
|
|
|
|
|
|
|
lora32_toggle_reset(lora);
|
|
|
|
// set NSS high
|
|
|
|
ESP_LOGI(TAG, "Bringing NSS high: %d", lora->nss);
|
|
|
|
gpio_set_level(lora->nss, 1);
|
|
|
|
|
|
|
|
vTaskDelay(10 / portTICK_PERIOD_MS);
|
|
|
|
|
|
|
|
// init spi
|
|
|
|
ESP_LOGI(TAG, "Initializing SPI bus");
|
2020-02-26 23:30:10 -05:00
|
|
|
// TODO fix this awkward log along with pin assignments in general
|
2018-07-28 14:33:15 -04:00
|
|
|
ESP_LOGI(TAG, "\n MISO: %d\nMOSI: %d\nCLK: %d\nNSS: %d", PIN_NUM_MISO, PIN_NUM_MOSI, PIN_NUM_CLK, lora->nss);
|
|
|
|
|
|
|
|
spi_bus_config_t buscfg = {
|
|
|
|
.miso_io_num = PIN_NUM_MISO,
|
|
|
|
.mosi_io_num = PIN_NUM_MOSI,
|
|
|
|
.sclk_io_num = PIN_NUM_CLK,
|
|
|
|
.quadwp_io_num = -1,
|
|
|
|
.quadhd_io_num = -1
|
|
|
|
};
|
|
|
|
|
|
|
|
spi_device_interface_config_t devcfg = {
|
|
|
|
.clock_speed_hz = 8E6,
|
|
|
|
.flags = 0,
|
|
|
|
.mode = 0,
|
|
|
|
.spics_io_num = lora->nss,
|
|
|
|
.queue_size = 7,
|
|
|
|
};
|
|
|
|
|
|
|
|
ESP_ERROR_CHECK(spi_bus_initialize(HSPI_HOST, &buscfg, 0));
|
|
|
|
ESP_ERROR_CHECK(spi_bus_add_device(HSPI_HOST, &devcfg, &lora->spi));
|
|
|
|
|
2020-02-21 01:04:10 -05:00
|
|
|
// initialize event groups
|
|
|
|
lora->handle.events = xEventGroupCreate();
|
|
|
|
|
2018-07-28 14:33:15 -04:00
|
|
|
uint8_t version = lora32_read_reg(lora, REG_VERSION);
|
|
|
|
ESP_LOGD(TAG, "lora32_get_id() == 0x%2X", version);
|
|
|
|
assert(version == 0x12);
|
|
|
|
|
|
|
|
// TODO: confirm this is happening. Before/after power measurements?
|
|
|
|
lora32_sleep(lora);
|
|
|
|
ESP_LOGI(TAG, "lora32_sleep");
|
|
|
|
|
|
|
|
// TODO: VERIFY
|
|
|
|
lora32_set_frequency(lora, lora->frequency);
|
2020-04-30 12:47:00 -04:00
|
|
|
lora32_set_spreadfactor(lora, lora->spreadingFactor);
|
2020-02-29 19:05:32 -05:00
|
|
|
lora32_set_bandwidth(lora, lora->bandwidth);
|
|
|
|
lora32_set_coding_rate(lora, lora->codingRate);
|
2020-02-29 19:09:00 -05:00
|
|
|
|
2018-07-28 14:33:15 -04:00
|
|
|
lora32_write_reg(lora, REG_FIFO_TX_BASE_ADDR, 0x00);
|
|
|
|
lora32_write_reg(lora, REG_FIFO_RX_BASE_ADDR, 0x00);
|
|
|
|
ESP_LOGI(TAG, "clear rx/tx fifos");
|
|
|
|
|
2020-04-16 23:57:50 -04:00
|
|
|
lora32_set_lna(lora, 0x03);
|
2018-07-28 14:33:15 -04:00
|
|
|
|
2020-04-30 12:47:00 -04:00
|
|
|
// enable auto AGC
|
2018-07-28 14:33:15 -04:00
|
|
|
lora32_write_reg(lora, REG_MODEM_CONFIG_3, 0x04);
|
|
|
|
|
2020-02-22 14:07:02 -05:00
|
|
|
// TODO make based on config
|
2018-07-28 14:33:15 -04:00
|
|
|
lora32_set_tx_power(lora, 17, PA_OUTPUT_PA_BOOST_PIN);
|
|
|
|
ESP_LOGI(TAG, "lora32_set_tx_power");
|
|
|
|
|
|
|
|
lora32_idle(lora);
|
|
|
|
ESP_LOGI(TAG, "lora32_idle");
|
|
|
|
|
2020-02-22 14:07:02 -05:00
|
|
|
// TODO setup shouldn't be based on just receive callback
|
2018-07-28 14:33:15 -04:00
|
|
|
if(lora->receive != NULL) {
|
|
|
|
ESP_LOGI(TAG, "Setting callback handler");
|
|
|
|
|
|
|
|
io_conf.intr_type = GPIO_PIN_INTR_POSEDGE;
|
|
|
|
io_conf.pin_bit_mask = (1ULL << CONFIG_LORA32_DIO0_PIN);
|
|
|
|
io_conf.mode = GPIO_MODE_INPUT;
|
|
|
|
io_conf.pull_down_en = 0;
|
|
|
|
io_conf.pull_up_en = 0;
|
|
|
|
gpio_config(&io_conf);
|
|
|
|
|
|
|
|
gpio_set_intr_type(CONFIG_LORA32_DIO0_PIN, GPIO_INTR_POSEDGE);
|
|
|
|
gpio_install_isr_service(0);
|
|
|
|
|
|
|
|
gpio_isr_handler_add(CONFIG_LORA32_DIO0_PIN, lora32_on_dio0, (void*)lora);
|
|
|
|
|
|
|
|
// this should probably be high priority
|
2020-02-21 11:54:01 -05:00
|
|
|
xTaskCreate(&lora32_dio0_task, "lora32_dio0_task", 14048, (void*)lora, 6, NULL);
|
2018-07-28 14:33:15 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
};
|